

Fig. 2.17: Circuit to be implemented.

# Truth Table of the circuit shown in Fig. 2.17 is:

$$X = C^ \oplus (a+b)$$

$$Y = [(a+b) \bigoplus (a.b)^{\hat{}}] \cdot [a+b]$$

| A | В | С | С | A+B | A.B | A. B | <i>C</i> ⊕(A+B) | (A+B)⊕ <i>A</i> . <i>B</i> | $[(A+B) \oplus (A.B)].[A+B]$ |
|---|---|---|---|-----|-----|------|-----------------|----------------------------|------------------------------|
| 0 | 0 | 0 | 1 | 0   | 0   | 1    | 1               | 1                          | 0                            |
| 0 | 0 | 1 | 0 | 0   | 0   | 1    | 0               | 1                          | 0                            |
| 0 | 1 | 0 | 1 | 1   | 0   | 1    | 0               | 0                          | 0                            |
| 0 | 1 | 1 | 0 | 1   | 0   | 1    | 1               | 0                          | 0                            |
| 1 | 0 | 0 | 1 | 1   | 0   | 1    | 0               | 0                          | 0                            |
| 1 | 0 | 1 | 0 | 1   | 0   | 1    | 1               | 0                          | 0                            |
| 1 | 1 | 0 | 1 | 1   | 1   | 0    | 0               | 1                          | 1                            |
| 1 | 1 | 1 | 0 | 1   | 1   | 0    | 1               | 1                          | 1                            |

**(b)** 

### **ERROR IN LISTING 4:**

Errors Found in the code full\_adder.sv is missing of & symbol in line no. 10. In this code there is an error in line 10;

assign carry = 
$$(a \& b) | (c(a \land b));$$

This line shows you are trying to multiply c with (a^b) which is incorrect in Verilog . The correct way to represent the carry calculation in a full adder form is by using the AND operation between c and (a^b).

assign carry = 
$$(a \& b) | (c \& (a \land b));$$

### **ERROR IN LISTING 5:**

- In this code there is an error in Line 12:
- In the full adder module, the output port carry1 is written, but it hasn't been declared in the testbench. So, It should be written as follows:

#### logic carry1

- In Lines 18, 20, 22, 24, 26, 28, 30, and 32 there is inconsistency in the variable naming. Some **variables** are assigned using a, b, and c, while others are assigned using a1, b1, and c1. We should use either a, b, and c or a1, b1, and c1 throughout the testbench.
- And also we have added the begin and **end** to show the wave.
- We have added **\$monitor** function which printout the signal values every time they change on the Transcript Window

## Corrected codes are:

### full\_adder.sv

```
module

full_adder( input
logic a, input
logic b, input
logic c, output
logic sum, output
logic carry
);

assign sum = (a ^ b) ^ c; assign
carry = (a & b) | (c & (a ^b));
endmodule
```

## $full\_adder\_tb.sv$

```
module lab2_tb;
logic a;
logic b;
logic c;
logic y;

lab2 UUT(
.a(a),
.b(b),
```

.c(c),

```
.y(y)
```

);

initial

begin

$$a=0; b=0; c=0;$$

#10;

$$a = 0$$
;  $b = 0$ ;  $c = 1$ ;

#10;

$$a = 0$$
;  $b = 1$ ;  $c = 0$ ;

#10;

$$a = 0;$$

$$b = 1; c = 1;$$

#10;

$$a = 1$$
;  $b = 0$ ;  $c = 0$ ;

#10;

$$a = 1$$
;  $b = 0$ ;  $c = 1$ ;

#10;

$$a = 1$$
;  $b = 1$ ; $c = 0$ ;

#10;

$$a = 1$$
;  $b = 1$ ;  $c = 1$ ;

#10;

\$stop;

end

initial

begin

\$monitor("y=%b,a=%b,

end

endmodule

## **QUESTION # 2**

## System Verilog Codes are:

```
full\_adder.sv
```

```
module full_adder(
input logic a, input
logic b, input logic
c, output logic
sum, output logic
carry
);
assign sum = (a ^ b) ^ c; assign
carry = (a & b) | (c & (a ^ b));
endmodule
```

## **QUESTION #3**

```
full_adder_tb.sv module full_adder_tb(); logic
a; logic b; logic c; logic sum; logic carry;
full_adder UUT(
    .a(a),
    .b(b),
    .c(c),
    .sum(sum),
    .carry(carry));
initial
```

```
begin // Provide different combinations of the inputs to check validity of code a
a=0; b=0; c=0;
#10;
a = 0; b = 0; c = 1;
#10;
a = 0; b = 1; c = 0;
#10;
a = 0;
b = 1; c = 1;
#10;
a = 1; b = 0; c = 0;
#10;
a = 1; b = 0; c = 1;
#10;
a = 1; b = 1;c = 0;
#10;
a = 1; b = 1; c = 1;
#10;
$stop;
end
initial
begin /*the following system task will print out the signal values
every time they change on the Transcript Window */
monitor(y=\%b, a=\%b, b=\%b, c=\%b'', y,a,b,c);
end
endmodule
```

## **QUESTION #4**

